VeriThoughts: Enabling Automated Verilog Code Generation using Reasoning and Formal Verification

5
Citations
#702
in NeurIPS 2025
of 5858 papers
7
Authors
2
Data Points

Abstract

This paper introduces VeriThoughts, a novel dataset designed for reasoning-based Verilog code generation. We establish a new benchmark framework grounded in formal verification methods to evaluate the quality and correctness of generated hardware descriptions. Additionally, we present a suite of specialized small-scale models optimized specifically for Verilog generation. Our work addresses the growing need for automated hardware design tools that can produce verifiably correct implementations from high-level specifications, potentially accelerating the hardware development process while maintaining rigorous correctness guarantees. Our code and data are available at \href{https://github.com/wilyub/VeriThoughts}{this URL}.

Citation History

Jan 25, 2026
5
Jan 31, 2026
5